

# **University of Balamand**

## **Keypad Experiment**

By: Hanna Daoud & Michel Sfeir & Rodolph Khlat

Presented to
Mr. Nassif Daoud

A lab report for the CPEN 202: Logic Lab Faculty of Engineering



This is the highest level schematic file, it connects all the components we built together. In the next few pages we'll explore them one by one

#### Parts division:



## <u>Part 1:</u>



This part detects button presses and denounces them.

## Part 2



This part takes the debounced enter and TL of a counter that counts up to TL to generate the output columns, and a one-pulse enter for every button press for the rest of the circuit. SM1 internally looks like this:



In state 1, all row outputs are 1. After that, it rotates between states 2-3-4-5, sending a one only to one row at a time, until it sees an enter = 1 again(correct row is found), then it sits in state 6 until that button is released so as not to treat a long button press as multiple button presses. In each state it waits at least one TL(generated by a simple LPM counter) to make sure that the enter has the time to be debounced.

### Part 3



The password(rows and columns) is stored in the register file. It sends data to the comparator to be compared to the input data(row/col) chosen by a mux, with a select line determined by SM1. The register file's read address is given by counter that increments by 1 every detected enter. The mux is the default one found in altera, the register file is custom built/written in system verilog.

### Part 4



Part 4 is unchanged from the last experiment (combinational lock). It is the same state machine.

